Part Number Hot Search : 
124ML B1521RW HMC128G8 100MD6 TFA98 N431K H0025NL SS820
Product Description
Full Text Search
 

To Download EN39LV010-45RNIP Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 EN39LV010
EN39LV010
1 Megabit (128K x 8-bit ) 4 Kbyte Uniform Sector, CMOS 3.0 Volt-only Flash Memory
FEATURES
* Single power supply operation - Full voltage range: 2.7-3.6 volt read and write operations for battery-powered applications. - Regulated voltage range: 3.0-3.6 volt read and write operations for high performance 3.3 volt microprocessors. * High performance - Full voltage range: access times as fast as 70 ns - Regulated voltage range: access times as fast as 45ns * Low power consumption (typical values at 5 MHz) - 7 mA typical active read current - 15 mA typical program/erase current - 1 A typical standby current (standard access time to active mode) * Flexible Sector Architecture: - Thirty-two 4 Kbyte sectors * Sector protection: Hardware locking of sectors to prevent program or erase operations within individual sectors * High performance program/erase speed - Byte program time: 8s typical - Sector erase time: 90ms typical * JEDEC Standard program and erase commands * JEDEC standard DATA polling and toggle bits feature * Single Sector and Chip Erase * Embedded Erase and Program Algorithms * Erase Suspend / Resume modes: Read or program another Sector during Erase Suspend Mode * triple-metal double-poly triple-well CMOS Flash Technology * Low Vcc write inhibit < 2.5V * Minimum 100K program/erase endurance cycles * Package options - 4mm x 6mm 34-ball WFBGA - 8mm x 14mm 32-pin TSOP (Type 1) - 32-pin PLCC * Industrial Temperature Range
GENERAL DESCRIPTION
The EN39LV010 is a 1-Megabit, electrically erasable, read/write non-volatile flash memory, organized as 131,072 bytes. Any byte can be programmed typically in 8s.The EN39LV010 features 3.0V voltage read and write operation, with access times as fast as 45ns to eliminate the need for WAIT states in high-performance microprocessor systems. The EN39LV010 has separate Output Enable ( OE ), Chip Enable ( CE ), and Write Enable (WE) controls, which eliminate bus contention issues. This device is designed to allow either single Sector or full chip erase operation, where each Sector can be individually protected against program/erase operations or temporarily unprotected to erase or program. The device can sustain a minimum of 100K program/erase cycles on each Sector.
This Data Sheet may be revised by subsequent versions 1 or modifications due to changes in technical specifications.
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
CONNECTION DIAGRAMS
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
2
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
TABLE 1. PIN DESCRIPTION FIGURE 1. LOGIC DIAGRAM
EN39LV010
Pin Name A0-A16 DQ0-DQ7 WE# CE# OE# Vcc Vss
Function Addresses 8 Data Inputs/Outputs Write Enable Chip Enable Output Enable Supply Voltage Ground
CE# OE# WE# A0 - A16 DQ0 - DQ7
TABLE 2. UNIFORM SECTOR ARCHITECTURE
Sector
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 01F000h 01E000h 01D000h 01C000h 01B000h 01A000h 019000h 018000h 017000h 016000h 015000h 014000h 013000h 012000h 011000h 010000h 00F000h 00E000h 00D000h 00C000h 00B000h 00A000h 009000h 008000h 007000h 006000h 005000h 004000h 003000h 002000h 001000h 000000h
Address range
01FFFFh 01EFFFh 01DFFFh 01CFFFh 01BFFFh 01AFFFh 019FFFh 018FFFh 017FFFh 016FFFh 015FFFh 014FFFh 013FFFh 012FFFh 011FFFh 010FFFh 00FFFFh 00EFFFh 00DFFFh 00CFFFh 00BFFFh 00AFFFh 009FFFh 008FFFh 007FFFh 006FFFh 005FFFh 004FFFh 003FFFh 002FFFh 001FFFh 000FFFh
SIZE (Kbytes)
4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
3
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
PRODUCT SELECTOR GUIDE
Product Number Speed Option Regulated Voltage Range: Vcc=3.0-3.6 V Full Voltage Range: Vcc=2.7 - 3.6 V -45R -70 45 45 25 70 70 30 EN39LV010
Max Access Time, ns (tacc) Max CE# Access, ns (tce) Max OE# Access, ns (toe)
BLOCK DIAGRAM
Vcc Vss
Block Protect Switches
DQ0-DQ7
Erase Voltage Generator State Control Program Voltage Generator Chip Enable Output Enable Logic
STB
Input/Output Buffers
WE#
Command Register CE# OE#
Data Latch
Y-Decoder Address Latch
STB
Y-Gating
Vcc Detector
Timer
X-Decoder
Cell Matrix
A0-A16
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
4
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
TABLE 3. OPERATING MODES 1M FLASH USER MODE TABLE
Operation Read Write CMOS Standby Output Disable Sector Protect Sector 2 Unprotect
2
CE# L L Vcc 0.3V L L L
OE# L H X H H H
WE# H L X H L L
A0-A16 AIN AIN X X Sector address, A6=L, A1=H, A0=L Sector address, A6=H, A1=H, A0=L
DQ0-DQ7 DOUT DIN High-Z High-Z DIN , DOUT DIN , DOUT
Notes: 1. L=logic low= VIL, H=Logic High= VIH, VID =11 0.5V, X=Don't Care (either L or H, but not floating!), DIN=Data In, DOUT=Data Out, AIN=Address In 2. Sector protection/unprotection can be implemented by programming equipment.
TABLE 4. DEVICE IDENTIFICTION (Autoselect Codes)
1M FLASH MANUFACTURER/DEVICE ID TABLE
Description Manufacturer ID: Eon Device ID Sector Protection Verification CE# OE# WE# A16 to A14 X A13 to A10 X A9
2
A8 H
1
A7
A6
A5 to A2 X
A1
A0
DQ7 to DQ0 1Ch 7Fh D5h
(Protected) (Unprotected)
L
L
H
VID
L X
X
L
L
L
L
L
H
X
X
VID
X
L
X
L
H
01h 00h
L
L
H
SA
X
VID
X
X
L
X
H
L
Note: 1. A8=H is recommended for manufacture ID check. If a manufacture ID is read with A8=L, the chip will output a configuration code 7Fh. 2. A9 = VID is for HV A9 Autoselect mode only. A9 must be Vcc (CMOS logic level) for Command Autoselect Mode.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
5
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 USER MODE DEFINITIONS
Standby Mode
The EN39LV010 has a CMOS-compatible standby mode, which reduces the current to < 1A (typical). It is placed in CMOS-compatible standby when the CE pin is at VCC 0.3. When in standby modes, the outputs are in a high-impedance state independent of the OE input.
Read Mode
The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode. The system can read array data using the standard read timings, except that if it reads at an address within erase-suspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See "Erase Suspend/Erase Resume Commands" for more additional information. The system must issue the reset command to re-enable the device for reading array data if DQ5 goes high, or while in the autoselect mode. See the "Reset Command" additional details.
Output Disable Mode
When the CE or OE pin is at a logic high level (VIH), the output from the EN39LV010 is disabled. The output pins are placed in a high impedance state.
Auto Select Identification Mode
The autoselect mode provides manufacturer and device identification, and sector protection verification, through identifier codes output on DQ7-DQ0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. However, the autoselect codes can also be accessed in-system through the command register. When using programming equipment, the autoselect mode requires VID (11 V) on address pin A9. Address pins A8, A6, A1, and A0 must be as shown in Autoselect Codes table. In addition, when verifying sector protection, the sector address must appear on the appropriate highest order address bits. Refer to the corresponding Sector Address Tables. The Command Definitions table shows the remaining address bits that are don't-care. When all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on DQ7-DQ0. To access the autoselect codes in-system; the host system can issue the autoselect command via the command register, as shown in the Command Definitions table. This method does not require VID. See "Command Definitions" for details on using the autoselect mode.
Write Mode
Write operations, including programming data and erasing sectors of memory, require the host system to write a command or command sequence to the device. Write cycles are initiated by placing the byte or word address on the device's address inputs while the data to be written is input on DQ[7:0]. The host system must drive the CE# and WE# pins Low and the OE# pin High for a valid write operation to take place. All addresses are latched on the falling edge of WE# and CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. The system is not required to provide further controls or timings. The device automatically provides internally generated program / erase pulses and verifies the programmed /erased cells'
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
6
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
margin. The host system can detect completion of a program or erase operation by reading the DQ[7] (Data# Polling) and DQ[6] (Toggle) status bits. The `Command Definitions' section of this document provides details on the specific device commands implemented in the EN39LV010.
Sector Protection/Unprotection
The hardware sector protection feature disables both program and erase operations in any sector. The hardware sector unprotection feature re-enables both program and erase operations in previously protected sectors.
Sector protection/unprotection is intended only for programming equipment. This method requires VID be applied to both OE# and A9 pin and non-standard microprocessor timings are used. This method is described in a separate document called EN39LV010 Supplement, which can be obtained by contacting a representative of Eon Silicon Solution, Inc.
Automatic Sleep Mode
The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables this mode when addresses remain stable for tacc + 30ns. The automatic sleep mode is independent of the CE#, WE# and OE# control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output is latched and always available to the system. ICC4 in the DC Characteristics table represents the automatic sleep more current specification.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
7
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 Hardware Data Protection
The command sequence requirement of unlock cycles for programming or erasing provides data protection against inadvertent writes as seen in the Command Definitions table. Additionally, the following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by false system level signals during Vcc power up and power down transitions, or from system noise.
Low VCC Write Inhibit
When Vcc is less than VLKO, the device does not accept any write cycles. This protects data during Vcc power up and power down. The command register and all internal program/erase circuits are disabled, and the device resets. Subsequent writes are ignored until Vcc is greater than VLKO. The system must provide the proper signals to the control pins to prevent unintentional writes when Vcc is greater than VLKO.
Write Pulse "Glitch" protection
Noise pulses of less than 5 ns (typical) on OE , CE or W E do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE = VIL, CE = VIH, or W E = VIH. To initiate a write cycle, CE and W E must be a logical zero while OE is a logical one. If CE , W E , and OE are all logical zero (not recommended usage), it will be considered a read.
Power-up Write Inhibit
During power-up, the device automatically resets to READ mode and locks out write cycles. Even with CE = VIL, W E = VIL and OE = VIH, the device will not accept commands on the rising edge of WE.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
8
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 COMMAND DEFINITIONS
The operations of the EN39LV010 are selected by one or more commands written into the command register to perform Read/Reset Memory, Read ID, Read Sector Protection, Program, Sector Erase, Chip Erase, Erase Suspend and Erase Resume. Commands are made up of data sequences written at specific addresses via the command register. The sequences for the specified operation are defined in the Command Definitions table (Table 5). Incorrect addresses, incorrect data values or improper sequences will reset the device to Read Mode.
Table 5. EN39LV010 Command Definitions
Bus Cycles Command Sequence Read Reset Manufacturer ID Autoselect
Cycles Cycle Add Data
st nd rd th th th
1
Cycle Add Data
2
Cycle Add Data
3
Cycle Add Data
4
Cycle Add Data
5
Cycle Add Data
6
1 1 4
RA Xxx 555
RD F0 AA 2AA 55 555 90 000 100 7F 1C
Device ID
4
555
AA
2AA
55
555
90
X01
D5
Sector Protect Verify
4
555
AA
2AA
55
555
90
(SA) X02 PA 555 555
00/ 01 PD AA AA 2AA 2AA 55 55 555 SA 10 30
Program Chip Erase Sector Erase Erase Suspend Erase Resume
4 6 6 1 1
555 555 555 xxx xxx
AA AA AA B0 30
2AA 2AA 2AA
55 55 55
555 555 555
A0 80 80
Address and Data values indicated in hex RA = Read Address: address of the memory location to be read. This is a read cycle. RD = Read Data: data read from location RA during Read operation. This is a read cycle. PA = Program Address: address of the memory location to be programmed. X = Don't-Care PD = Program Data: data to be programmed at location PA SA = Sector Address: address of the Sector to be erased or verified. Address bits A16-A12 uniquely select any Sector.
Reading Array Data
The device is automatically set to reading array data after power up. No commands are required to retrieve data. The device is also ready to read array data after completing an Embedded Program or Embedded Erase algorithm. Following an Erase Suspend command, Erase Suspend mode is entered. The system can read array data using the standard read timings, with the only difference in that if it reads at an address within erase suspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. The Reset command must be issued to re-enable the device for reading array data if DQ5 goes high, or while in the autoselect mode. See next section for details on Reset.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
9
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Autoselect Command Sequence
The autoselect command sequence allows the host system to access the manufacturer and devices codes, and determine whether or not a sector is protected. The Command Definitions table shows the address and data requirements. This is an alternative to the method that requires VID on address bit A9 and is intended for PROM programmers. Two unlock cycles followed by the autoselect command initiate the autoselect command sequence. Autoselect mode is then entered and the system may read at addresses shown in Table 4 any number of times, without needing another command sequence. The system must write the reset command to exit the autoselect mode and return to reading array data.
Programming Command
Programming the EN39LV010 is performed by using a four bus-cycle operation (two unlock write cycles followed by the Program Setup command and Program Data Write cycle). When the program command is executed, no additional CPU controls or timings are necessary. An internal timer terminates the program operation automatically. Address is latched on the falling edge of CE or W E , whichever is last; data is latched on the rising edge of CE or W E , whichever is first. Programming status may be checked by sampling data on DQ7 (DATA polling) or on DQ6 (toggle bit). ). When the program operation is successfully completed, the device returns to read mode and the user can read the data programmed to the device at that address. Note that data can not be programmed from a 0 to a 1. Only an erase operation can change a data from 0 to 1. When programming time limit is exceeded, DQ5 will produce a logical "1" and a Reset command can return the device to Read mode.
Chip Erase Command
Chip erase is a six-bus-cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. The Command Definitions table shows the address and data requirements for the chip erase command sequence. Any commands written to the chip during the Embedded Chip Erase algorithm are ignored. The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2. See "Write Operation Status" for information on these status bits. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. Flowchart 4 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables in "AC Characteristics" for parameters, and to the Chip/Sector Erase Operation Timings for timing waveforms.
Sector Erase Command Sequence
Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing two un-lock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the address of the sector to be erased, and the sector erase command. The Command Definitions table shows the address and data requirements for the sector erase command sequence. Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
10
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2. Refer to "Write Operation Status" for information on these status bits. Flowchart 4 illustrates the algorithm for the erase operation. Refer to the Erase/Program Operations tables in the "AC Characteristics" section for parameters, and to the Sector Erase Operations Timing diagram for timing waveforms.
Erase Suspend / Resume Command
The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. Addresses are don't-cares when writing the Erase Suspend command. When the Erase Suspend command is written during a sector erase operation, the device requires a maximum of 20 s to suspend the erase operation. After the erase operation has been suspended, the system can read array data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.) Normal read and write timings and command definitions apply. Reading at any address within erasesuspended sectors produces status data on DQ7-DQ0. The system can use DQ7, or DQ6 and DQ2 together, to determine if a sector is actively erasing or is erase-suspended. See "Write Operation Status" for information on these status bits. After an erase-suspended program operation is complete, the system can once again read array data within non-suspended sectors. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard program operation. See "Write Operation Status" for more information. The Autoselect command is not supported during Erase Suspend Mode. The system must write the Erase Resume command (address bits are don't-care) to exit the erase suspend mode and continue the sector erase operation. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the device has resumed erasing.
WRITE OPERATION STATUS
DQ7: DATA Polling
The EN39LV010 provides DATA Polling on DQ7 to indicate to the host system the status of the embedded operations. The DATA Polling feature is active during the embedded Programming, Sector Erase, Chip Erase, Erase Suspend. (See Table 6) When the embedded Programming is in progress, an attempt to read the device will produce the complement of the data last written to DQ7. Upon the completion of the embedded Programming, an attempt to read the device will produce the true data last written to DQ7. For the embedded Programming, DATA polling is valid after the rising edge of the fourth WE or C E pulse in the fourcycle sequence. When the embedded Erase is in progress, an attempt to read the device will produce a "0" at the DQ7 output. Upon the completion of the embedded Erase, the device will produce the "1" at the DQ7 output during the read. For Chip Erase, the DATA polling is valid after the rising edge of the sixth W E or CE pulse in the six-cycle sequence. For Sector Erase, DATA polling is valid after the last rising edge of the sector erase W E or C E pulse.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
11
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
DATA Polling must be performed at any address within a sector that is being programmed or erased and not a protected sector. Otherwise, DATA polling may give an inaccurate result if the address used is in a protected sector.
Just prior to the completion of the embedded operations, DQ7 may change asynchronously when the output enable ( OE ) is low. This means that the device is driving status information on DQ7 at one instant of time and valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status of valid data. Even if the device has completed the embedded operations and DQ7 has a valid data, the data output on DQ0-DQ6 may be still invalid. The valid data on DQ0-DQ7 will be read on the subsequent read attempts. The flowchart for DATA Polling (DQ7) is shown on Flowchart 5. The DATA Polling (DQ7) timing diagram is shown in Figure 8.
DQ6: Toggle Bit I
The EN39LV010 provides a "Toggle Bit" on DQ6 to indicate to the host system the status of the embedded programming and erase operations. (See Table 6) During an embedded Program or Erase operation, successive attempts to read data from the device at any address (by toggling OE or CE ) will result in DQ6 toggling between "zero" and "one". Once the embedded Program or Erase operation is complete, DQ6 will stop toggling and valid data will be read on the next successive attempts. During Byte Programming, the Toggle Bit is valid after the rising edge of the fourth WE pulse in the four-cycle sequence. For Chip Erase, the Toggle Bit is valid after the rising edge of the sixth-cycle sequence. For Sector Erase, the Toggle Bit is valid after the last rising edge of the Sector Erase W E pulse. In Byte Programming, if the sector being written to is protected, DQ6 will toggles for about 2 s, then stop toggling without the data in the sector having changed. In Sector Erase or Chip Erase, if all selected blocks are protected, DQ6 will toggle for about 100 s. The chip will then return to the read mode without changing data in all protected blocks. Toggling either CE or OE will cause DQ6 to toggle. The flowchart for the Toggle Bit (DQ6) is shown in Flowchart 6. The Toggle Bit timing diagram is shown in Figure 9.
DQ5: Exceeded Timing Limits
DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a "1." This is a failure condition that indicates the program or erase cycle was not successfully completed. Since it is possible that DQ5 can become a 1 when the device has successfully completed its operation and has returned to read mode, the user must check again to see if the DQ6 is toggling after detecting a "1" on DQ5. The DQ5 failure condition may appear if the system tries to program a "1" to a location that is previously programmed to "0." Only an erase operation can change a "0" back to a "1." Under this condition, the device halts the operation, and when the operation has exceeded the timing limits, DQ5 produces a "1." Under both these conditions, the system must issue the reset command to return the device to reading array data.
DQ3: Sector Erase Timer
After writing a sector erase command sequence, the output on DQ3 can be used to determine whether or not an erase operation has begun. (The sector erase timer does not apply to the chip
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
12
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
erase command.) When sector erase starts, DQ3 switches from "0" to "1." This device does not support multiple sector erase command sequences so it is not very meaningful since it immediately shows as a "1" after the first 30h command. Future devices may support this feature.
DQ2: Erase Toggle Bit II
The "Toggle Bit" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erasesuspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 5 to compare outputs for DQ2 and DQ6. Flowchart 6 shows the toggle bit algorithm, and the section "DQ2: Toggle Bit" explains the algorithm. See also the "DQ6: Toggle Bit I" subsection. Refer to the Toggle Bit Timings figure for the toggle bit timing diagram. The DQ2 vs. DQ6 figure shows the differences between DQ2 and DQ6 in graphical form.
Reading Toggle Bits DQ6/DQ2
Refer to Flowchart 6 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7-DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, a system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on DQ7-DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Flowchart 6).
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
13
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Write Operation Status
Operation Standard Mode Embedded Program Algorithm Embedded Erase Algorithm Reading within Erase Suspended Sector Reading within Non-Erase Suspended Sector Erase-Suspend Program
DQ7 DQ7# 0 1 Data DQ7#
DQ6 Toggle Toggle No Toggle Data Toggle
DQ5 0 0 0 Data 0
DQ3 N/A 1 N/A Data N/A
DQ2 No toggle Toggle Toggle Data N/A
Erase Suspend Mode
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
14
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 6. Status Register Bits
DQ Name Logic Level `1' 7 Definition Erase Complete or erase Sector in Erase suspend Erase On-Going Program Complete or data of non-erase Sector during Erase Suspend Program On-Going Erase or Program On-going Read during Erase Suspend Erase Complete Program or Erase Error Program or Erase On-going Erase operation start Erase timeout period on-going Chip Erase, Sector Erase or Read within Erase-Suspended sector. (When DQ5=1, Erase Error due to currently addressed Sector or Program on Erase-Suspended sector) Read on addresses of non Erase-Suspend sectors
POLLING
DATA
`0' DQ7 DQ7 `-1-0-1-0-1-0-1-' DQ6 `-1-1-1-1-1-1-1-`
6
TOGGLE BIT TIME OUT BIT ERASE TIME BIT
5 3
`1' `0' `1' `0'
2
TOGGLE BIT
`-1-0-1-0-1-0-1-'
DQ2
for Program or Erase Success.
Notes: DQ7 DATA Polling: indicates the P/E status check during Program or Erase, and on completion before checking bits DQ5
DQ6: Toggle Bit: remains at constant level when P/E operations are complete or erase suspend is acknowledged. Successive reads output complementary data on DQ6 while programming or Erase operation are on-going. DQ5: Time Out Bit: set to "1" if failure in programming or erase DQ3: Sector Erase Command Timeout Bit: Operation has started. Only possible command is Erase suspend (ES). DQ2: Toggle Bit: indicates the Erase status and allows identification of the erased Sector.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
15
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 EMBEDDED ALGORITHMS
Flowchart 1. Embedded Program
START Write Program Command Sequence (shown below)
Data Poll Device
Verify Data?
Increment Address
No
Last Address? Yes Programming Done
Flowchart 2. Embedded Program Command Sequence
555H/AAH
2AAH/55H
555H/A0H
PROGRAM ADDRESS / PROGRAM DATA
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
16
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Flowchart 3. Embedded Erase
START
Write Erase Command Sequence Data Poll from System or Toggle Bit successfully completed
No
Data =FFh? Yes Erase Done
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
17
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Flowchart 4. Embedded Erase Command Sequence
Chip Erase Sector Erase 555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/80H
555H/80H
555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/10H
Sector Address/30H
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
18
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Flowchart 5. DATA Polling Algorithm
Start
Read Data
DQ7 = Data? No No DQ5 = 1? Yes Read Data (1)
Yes
Notes: (1) This second read is necessary in case the first read was done at the exact instant when the status data was in transition.
DQ7 = Data? No Fail
Yes
Pass
Flowchart 6. Toggle Bit Algorithm
Start
Read Data twice
DQ6 = Toggle? Yes No DQ5 = 1? Yes Read Data twice (2)
No
Notes: (2) This second set of reads is necessary in case the first set of reads was done at the exact instant when the status data was in transition.
DQ6 = Toggle? Yes Fail
No
Pass
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
19
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 7. DC Characteristics
(Ta = - 40 to 85 VCC = 2.7-3.6V) C C;
Symbol ILI ILO ICC1 ICC2 ICC3 ICC4 VIL VIH VOL VOH VID IID VLKO Notes:
Parameter Input Leakage Current Output Leakage Current Supply Current (read)CMOS Supply Current (Standby - CMOS) Supply Current (Program or Erase) Automatic Sleep Mode Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage CMOS A9 Voltage (Electronic Signature) A9 Current (Electronic Signature) Supply voltage (Erase and Program lock-out)
Test Conditions 0V VIN Vcc 0V VOUT Vcc CE# = VIL; OE# = VIH; f = 5MHz CE# = Vcc 0.3V Byte program, Sector or Chip Erase in progress VIH = Vcc 0.3 V VIL = Vss 0.3 V
Min
Typ
Max 1 1
Unit A A mA A mA A V V V V
7 1 15 1 -0.5 0.7 x Vcc
12 5.0 30 5.0 0.8 Vcc 0.3 0.45
IOL = 4.0 mA IOH = -100 A, Vcc 0.4V 10.5 A9 = VID 2.3
11.5 100 2.5
V A V
1. BYTE# pin can also be GND 0.3V. BYTE# and RESET# pin input buffers are always enabled so that
they draw power if not at full CMOS supply voltages.
2. Maximum ICC specifications are tested with Vcc = Vcc max.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
20
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Test Conditions
Test Specifications
Test Conditions Output Load Capacitance, CL Input Rise and Fall times Input Pulse Levels Input timing measurement reference levels Output timing measurement reference levels -45R 30 5 0.0-3.0 1.5 1.5 -70 100 5 0.0-3.0 1.5 1.5 Unit pF ns V V V
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
21
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 8. AC CHARACTERISTICS Read-only Operations Characteristics
Parameter Symbols JEDEC Standard Description Read Cycle Time Address to Output Delay Chip Enable To Output Delay Output Enable to Output Delay Chip Enable to Output High Z Output Enable to Output High Z Output Hold Time from Addresses, CE or OE , whichever occurs first
Vcc = 3.0V ~3.6V Output Load : 30pF Input Rise and Fall Times: 5ns Input Rise Levels: 0.0 V to Vcc Timing Measurement Reference Level, Input and Output: 1.5 V Vcc = 2.7V~3.6V Output Load: 100 pF Input Rise and Fall Times: 5 ns Input Pulse Levels: 0.0 V to Vcc Timing Measurement Reference Level, Input and Output: 1.5 V
Test Setup Min
Speed Options -45R 45 45 45 25 10 10 0 -70 70 70 70 30 20 20 0 Unit ns ns ns ns ns ns ns
tAVAV tAVQV tELQV tGLQV tEHQZ tGHQZ tAXQX
tRC tACC tCE tOE tDF tDF tOH
CE = VIL OE = VIL
Max Max Max Max Max Min
OE = VIL
Notes: For -45R,
For -70,
Figure 5. AC Waveforms for READ Operations
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
22
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 9. AC CHARACTERISTICS Write (Erase/Program) Operations
Parameter Symbols JEDEC Standard Description Write Cycle Time Address Setup Time Address Hold Time Data Setup Time Data Hold Time Output Enable Setup Time Output Enable Hold Time Read Toggle and DATA Polling Read Recovery Time before Min Min Min Min Min Min MIn Min Min Min Min Min Min Typ Max Speed Options -45R 45 0 35 20 0 0 0 10 0 0 0 25 20 8 20 0.09 0.5 50 500 -70 70 0 45 30 0 0 0 10 0 0 0 35 20 8 20 0.09 0.5 50 500 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns s s s s s ns
tAVAV tAVWL tWLAX tDVWH tWHDX
tWC tAS tAH tDS tDH tOES tOEH
tGHWL tELWL tWHEH tWLWH tWHDL tWHWH1 tWHWH2
tGHWL tCS tCH tWP tWPH tWHWH1 tWHWH2 tVCS tVIDR
Write ( OE High to W E Low)
CE SetupTime
CE Hold Time
Write Pulse Width Write Pulse Width High Programming Operation
Sector Erase Operation Vcc Setup Time Rise Time to VID
Typ Max Min Min
Notes: tWC is Not 100% tested.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
23
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 10. AC CHARACTERISTICS Write (Erase/Program) Operations Alternate CE Controlled Writes
Parameter Symbols JEDEC Standard Speed Options Description Write Cycle Time Address Setup Time Address Hold Time Data Setup Time Data Hold Time Output Enable Setup Time Output Enable Hold Time Read Toggle and Data Polling Read Recovery Time before Write ( OE High to CE Low)
W E SetupTime
W E Hold Time
-45R Min Min Min Min Min Min Min Min Min Min Min Min Min Typ Max Typ Max Min Min 45 0 35 20 0 0 0 10 0 0 0 25 20 8 20 0.09 0.5 50 500
-70 70 0 45 30 0 0 0 10 0 0 0 35 20 8 20 0.09 0.5 50 500
Unit ns ns ns ns ns ns ns ns ns ns ns ns ns s s s s s ns
tAVAV tAVEL tELAX tDVEH tEHDX
tWC tAS tAH tDS tDH tOES tOEH
tGHEL tWLEL tEHWH tELEH tEHEL tWHWH1 tWHWH2
tGHEL tWS tWH tCP tCPH tWHWH1 tWHWH2 tVCS tVIDR
Write Pulse Width Write Pulse Width High Programming Operation
Sector Erase Operation Vcc Setup Time Rise Time to VID
Notes: tWC is Not 100% tested.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
24
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 11. ERASE AND PROGRAMMING PERFORMANCE
Parameter Sector Erase Time Chip Erase Time Byte Programming Time Typ 0.09 3 8 Limits Max 0.5 15 20 Unit sec sec s Excludes system level overhead Chip Programming Time Erase/Program Endurance 0.8 100K 2 sec cycles Minimum 100K cycles Comments Excludes 00H programming prior to erasure
Notes: 1. Typical program and erase times assume the following conditions: room temperature, 3V and checkboard pattern programmed. 2. Maximum program and erase times assume the following conditions: worst case Vcc, 90 C and 100,000 cycles.
Table 12. DATA RETENTION
Parameter Description Data Retention Time Test Conditions 150 C 125 C Min 10 20 Unit Years Years
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
25
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Table 13. TSOP PIN CAPACITANCE @ 25 1.0MHz C,
Parameter Symbol CIN COUT CIN2 Parameter Description Input Capacitance Output Capacitance Control Pin Capacitance Test Setup VIN = 0 VOUT = 0 VIN = 0 Typ 6 8.5 7.5 Max 7.5 12 9 Unit pF pF pF
Table 14. 32-PIN PLCC PIN CAPACITANCE @ 25 1.0MHz C,
Parameter Symbol CIN COUT CIN2 Parameter Description Input Capacitance Output Capacitance Control Pin Capacitance Test Setup VIN = 0 VOUT = 0 VIN = 0 Typ 4 8 8 Max 6 12 12 Unit pF pF pF
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
26
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 AC CHARACTERISTICS
Figure 6. AC Waveforms for Chip/Sector Erase Operations Timings
Figure 7. Program Operation Timings
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
27
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Figure 8. AC Waveforms for /DATA Polling During Embedded Algorithm Operations
Figure 9. AC Waveforms for Toggle Bit During Embedded Algorithm Operations
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
28
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Figure 10. Alternate CE# Controlled Write Operation Timings
Figure 11. DQ2 vs. DQ6
Enter Embedded Erase Erase Suspend Enter Erase Suspend Program Enter Suspend Read Enter Suspend Program Erase Resume
WE#
Erase
Erase Suspend Read
Erase
Erase Complete
DQ6
DQ2
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
29
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
ABSOLUTE MAXIMUM RATINGS
Parameter
Storage Temperature Plastic Packages Ambient Temperature With Power Applied Output Short Circuit Current
1
Value
-65 to +150 -65 to +125 -55 to +125 200
2
Unit C C C
mA V V V
A9 and OE# Voltage with Respect to Ground All other pins Vcc
-0.5 to +11.5 -0.5 to Vcc+0.5 -0.5 to +4.0
3
Notes: 1. No more than one output shorted at a time. Duration of the short circuit should not be greater than one second. 2. Minimum DC input voltage on A9 and OE# pins is -0.5V. During voltage transitions, A9 and OE# pins may undershoot Vss to -1.0V for periods of up to 50ns and to -2.0V for periods of up to 20ns. See figure below. Maximum DC input voltage on A9 and OE# is 11.5V which may overshoot to 12.5V for periods up to 20ns. 3. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may undershoot Vss to -1.0V for periods of up to 50ns and to -2.0 V for periods of up to 20ns. See figure below. Maximum DC voltage on output and I/O pins is Vcc + 0.5 V. During voltage transitions, outputs may overshoot to Vcc + 1.5 V for periods up to 20ns. See figure below. 4. Stresses above the values so mentioned above may cause permanent damage to the device. These values are for a stress rating only and do not imply that the device should be operated at conditions up to or above these values. Exposure of the device to the maximum rating values for extended periods of time may adversely affect the device reliability.
RECOMMENDED OPERATING RANGES
Parameter
Ambient Operating Temperature Industrial Devices
1
Value
-40 to 85 Regulated Voltage Range: 3.0-3.6 Standard Voltage Range: 2.7 to 3.6
Unit C
Operating Supply Voltage Vcc
1.
V
Recommended Operating Ranges define those limits between which the functionality of the device is guaranteed.
Vcc +1.5V V
Maximum Negative Overshoot Waveform
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
Maximum Positive Overshoot Waveform 30
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
PHYSICAL DIMENSIONS 34-Ball Very-Very-Thin-Profile Fine Pitch Ball Grid Array (WFBGA)
Note : Controlling dimensions are in millimeters (mm).
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
31
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010

PL 032
32-Pin Plastic Leaded Chip Carrier
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
32
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
PHYSICAL DIMENSIONS (continued) 32L TSOP-1 8mm x 14mm
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
33
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010 Purpose
Eon Silicon Solution Inc. (hereinafter called "Eon") is going to provide its products' top marking on ICs with < cFeon > from January 1st, 2009, and without any change of the part number and the compositions of the ICs. Eon is still keeping the promise of quality for all the products with the same as that of Eon delivered before. Please be advised with the change and appreciate your kindly cooperation and fully support Eon's product family.
Eon products' New Top Marking
cFeon Top Marking Example:
cFeon
Part Number: XXXX-XXX Lot Number: XXXXX Date Code: XXXXX
For More Information
Please contact your local sales office for additional information about Eon memory solutions.
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
34
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
ORDERING INFORMATION
EN39LV010 70 S I P
PACKAGING CONTENT (Blank) = Conventional P = RoHS compliant TEMPERATURE RANGE I = Industrial (-40C to +85C) PACKAGE N = 34-Ball Very-Very-Thin-Profile Fine Pitch Ball Grid Array (WFBGA) 0.50mm pitch, 4mm x 6mm package J = 32-pin Plastic PLCC S = 32-pin 8mm x 14mm TSOP-1 SPEED 45R = 45ns Regulated range 3.0V~3.6V 70 = 70ns
BASE PART NUMBER EN = Eon Silicon Solution Inc. 39 = 4K byte uniform sector LV =FLASH, 3V Read, Program and Erase 010 = 1 Megabit (128K x 8)
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
35
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16
EN39LV010
Revisions List
Revision No
A B
Description
Initial release Modify program and erase time value in Table 11 Sector Erase time Max. 2 0.5sec. Chip Erase time Typ. 0.25 3sec. Max. 2.5 15sec. Byte Programming time Max. 200 20us. Chip Programming time Typ. 1 0.8sec. Max. 1.6 2sec.
Date
2009/1/23 2009/3/16
This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.
36
(c)2003 Eon Silicon Solution, Inc., www.eonssi.com
Rev. B, Issue Date: 2009/03/16


▲Up To Search▲   

 
Price & Availability of EN39LV010-45RNIP

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X